Synopsys LPDDR6/5X/5 Controller IP is a next generation controller optimized for power, latency, bandwidth, and area, supporting JEDEC standard LPDDR6, LPDDR5X and/or LPDDR5 SDRAMs. The controller connects to the Synopsys LPDDR6/5X/5 PHY or other LPDDR6/5X/5 PHYs via the DFI 5.2 interface to create a complete memory interface solution.
The Synopsys LPDDR6/5X/5 Controller IP includes software configuration registers, which are accessed through an AMBA 3.0 APB interface. The LPDDR6/5X/5 Controller IP block includes advanced command scheduler, memory protocol handler, enhanced RAS capabilities with high flexibility to use Metadata, Advanced ECC and Link ECC. It also provides the option for a single or dual channel configuration topology for suitable applications.
The Synopsys LPDDR6/5X/5 Controller IP seamlessly integrates the Synopsys Inline Memory Encryption (IME) Security IP Module to provide confidentiality of data in-use or stored in off-chip memory. Synopsys Secure LPDDR6/5/5X Controller IP supports data confidentiality with standards-compliant independent cryptographic support for read/write channels, per region encryption/decryption and is highly optimized for area, performance and latency. The encryption/decryption latency overhead for the Synopsys secure memory controllers is as low as 2 clock cycles.
The Synopsys LPDDR6/5X/5 Controller IP in combination with LPDDR6/5X/5 PHY IP is designed to appeal to a variety of applications targeting the specific power, performance, and area (PPA) requirements of these systems aiming to address traditional mobile environments, consumer products.
Synopsys LPDDR6/5X/5 Controller IP