Full Performance Digital Signal Processing for ARC Processors
Synopsys ARC® XY Advanced DSP adds the power of a true DSP engine to Synopsys ARC CPU cores, enabling conventional and signal processing computation within a single unified architecture. The Synopsys ARC XY Advanced DSP may be applied to most of the cores within the ARC 600 and ARC 700 families.

Synopsys also offers DSPlib, a library of frequently used signal processing functions that have been verified and optimized for the ARC XY Advanced DSP. The library takes full advantage of Synopsys' configurable architecture to maximize the performance of each function.

Synopsys ARC cores with the Synopsys ARC XY Advanced DSP provide a complete solution for many complex computation problems in system-on-chips (SoCs) that are targeted at communications, media processing and many other applications.

ARC XY Option

XY Memory Architecture
The Synopsys ARC XY Advanced DSP architecture is built around two memory structures, X and Y, which source two operands and receive results in the same cycle.

Data in the XY memory is indexed via pointers from address generators and supplied to the Synopsys ARC CPU pipeline for processing by any ARC instruction. The memories are software-programmable to provide 32-bit, 16-bit, or dual 16-bit data to the pipeline.

Additionally, an internal DMA engine moves data in and out of XY memory without impacting the processor pipeline.

Memory Configuration Options

Synopsys ARC XY with 600 Family Core Synopsys ARC XY with 700 Family Core
Single or dual port Dual port
1 or 2 banks 1 bank
1 KB - 32 KB per bank 8 KB - 64 KB

Address Generator Facilities
The Synopsys ARC XY Advanced DSP address generators make complex address calculations independently, removing a significant overhead from the CPU.

The address generators operate in several addressing modes under software control to optimize performance on DSP algorithms:
  • Variable offset
  • Modulo
  • Bit reverse

The address may either be updated after access or remain unchanged depending on the instruction.

 

Synopsys ARC DSPlib
The Synopsys ARC DSPlib is a library of instruction extensions developed and verified by Synopsys to accelerate common DSP processing algorithms. This library allows any of these instructions to be applied to a Synopsys ARC core with Synopsys ARC XY Advanced DSP by a simple drag and drop in the Synopsys ARChitect™ Processor Configurator tool. Example Synopsys ARC DSPlib extensions include:
  • Dual FFT
  • Viterbi
  • CRC
  • 24 x 24 MAC

 

 Synopsys ARC XY Advanced DSP
 White Paper: Improving Performance and Simplifying Coding with XY Memory’s Implicit Parallelism

 

Highlights & Key Features

  • Accelerate data processing
    • Synopsys ARC XY Advanced DSP's separate memory banks for X and Y operands deliver data at register speed, eliminating main memory fetch cycles.
    • Synopsys ARC XY Advanced DSP's address generators eliminate the CPU cycles to determine the address of the performance of a dedicated DSP engine.
  • Eliminate separate DSP and logic blocks
    • Many applications use a CPU core for control functions and a DSP core for codec and other functions. A Synopsys ARC core with Synopsys ARC XY Advanced DSP can replace separate DSP hardware and its associated memory with an efficient, single-processor solution.
  • Consolidate development environment
    • Developers who code for separate CPU and DSP architectures must purchase, learn and maintain two set of development tools. A Synopsys ARC core with ARC XY Advanced DSP requires only a single unified environment.
  • Resources


    Find Your IP

    Search for IP

    Quickly identify and access the right IP solutions for your project needs.


    Foundation IP Selector

    Find embedded memory and logic IP for your SoC design.

    Non-Volatile Memory IP Selector

    Find silicon-proven NVM IP for your SoC design needs.