TLM Library for ARM IP 

 

 

Enabling Virtual Prototyping for ARM Powered® Designs
Synopsys provides product development teams with a comprehensive set of transaction-level models (TLMs) of ARM IP that serve as the building blocks of virtual prototypes. Virtual prototypes are fully functional software models of complete embedded systems, enabling pre-RTL embedded software development and software-driven system validation. The ability to co-design hardware and software through virtual prototypes significantly reduces the product design cycle and speeds time-to-market. Along with the Virtualizer™ tool set's advanced debug and analysis capabilities, designers can take advantage of the performance and early availability of the models to accelerate virtual prototype development, enabling them to start software design up to 12 months before first silicon is available.

ARM Cortex Fast Models
These functionally accurate ARM Instruction Set Models are fully validated by ARM against ARM processor designs and include modeling of advanced ARM technologies such as TrustZone and VFP.

The ARM Cortex Fast Models are available from Synopsys and fully integrated in Synopsys Virtualizer to benefit from the high debug and analysis efficiency through system-level software debug and analysis, hardware/software combined analysis and synchronized integration with 3rd party software debuggers and embedded software development tools.

Fast-Timed Models of Cortex Processors
Synopsys' unique and proven technology for developing fast-timed models of ARM processors provides engineers access to models that are orders of magnitude faster than those derived from RTL and are available earlier in the design cycle. Synopsys-developed fast-timed models include the timing accuracy needed for full system performance optimization while supporting execution speeds suitable for complex software applications, including those that run on multicore platforms.

ARM Classic Processor Models
Synopsys provides a wide variety of TLM-2.0 LT and fast-timed models for ARM Classic processors which include ARM11, ARM9 and ARM7 processor families.

System IP Models
Besides processors, interface IP and peripheral blocks are required to build complex SoCs. Synopsys provides functionally accurate representations of ARM CoreLink interconnect and peripheral IP to speed up virtual prototype assembly so that software developers can focus on the actual benefits of using virtual prototypes rather than building them.

Platform Models
Synopsys partners with ARM and ARM customers to create virtual prototype examples of ARM Powered Designs.

Pre-Assembled Prototypes

Available Models
Transaction-level models of ARM IP that are currently available from Synopsys include:

ARM Cortex Fast Models
  • Cortex-A15
  • Cortex-A9MP
  • Cortex-A9UP
  • Cortex-A8
  • Cortex-A5MP
  • Cortex-A5UP
  • Cortex-R5
  • Cortex-R4
  • Cortex-M4
  • Cortex-M3
Fast-Timed Models
  • ARM7TDMI
  • ARM926
  • ARM946
  • ARM968
  • ARM1136
  • ARM1156
  • ARM1176
  • ARM11 MPCore
  • PL011
  • PL080
  • PL081
  • PL190
  • PL131
  • PL210
  • PL220
  • PL310
  • PL320
  • PL350
TLM-2.0 LT Models
  • ARM7TDMI
  • ARM926
  • ARM946
  • ARM968
  • ARM1136
  • ARM1176
  • ARM11 MPCore
  • PL011
  • PL022
  • PL030
  • PL031
  • PL050
  • PL061
  • PL080
  • PL081
  • PL093
  • PL111
  • PL130
  • PL140
  • PL172
  • PL175
  • PL190
  • PL192
  • PL310
  • PL320
  • PL330
  • PL340
  • PL350
  • SP804
  • SP805



NewsArticlesBlogsDatasheetsWhite PapersWebinars